Paper Title

Performance Evaluation of Bit Flipping and Sum Product Algorithm of LDPC coder in Different Channel Environment

Authors

  • Jigisha Patel
  • Neeta Chapatwala
  • Mrugesh Patel

Keywords

Encoder, Bit Flipping Algorithm, Sum Product Algorithm, AWGN, Rayleigh and Rician Channel

Abstract

Low Density Parity Check (LDPC) codes are one of the block coding techniques that can approach the Shannon’s limit within a fraction of a decibel for high block lengths. In many digital communication systems, these codes have strong competitors of turbo codes for error control. LDPC codes performance depends on the excellent design of parity check matrix and many diverse research methods have been used by different study groups to evaluate the performance. Unlike many other classes of codes, LDPC codes are already equipped with a fast, probabilistic decoding algorithm. This makes LDPC codes not only attractive from a theoretical point of view, but also very suitable for practical applications. This paper throws hard decision and soft decision algorithm of LDPC. The hard decision algorithm contains Bit flipping algorithm and Soft decoding algorithm contains Sum product algorithm which is used to correct burst error. Sum Product algorithm is also called as belief propagation. Bit flipping and Sum Product algorithms are explained and can be implemented for the generated parity check matrix of (648,324) for LDPC code with code rate 1/2.

Article Type

Published

How To Cite

Jigisha Patel, Neeta Chapatwala, Mrugesh Patel. "Performance Evaluation of Bit Flipping and Sum Product Algorithm of LDPC coder in Different Channel Environment".INTERNATIONAL JOURNAL OF ENGINEERING DEVELOPMENT AND RESEARCH ISSN:2321-9939, Vol.2, Issue 2, pp.2234-2240, URL :https://rjwave.org/ijedr/papers/IJEDR1402153.pdf

Issue

Volume 2 Issue 2 

Pages. 2234-2240

Article Preview