Paper Title

EFFECIENT MAJORITY LOGIC FAULT DETECTOR/CORRECTOR USING EUCLIDEAN GEOMETRYUSING LOW DENSITY PARITY CHECK CODES

Authors

  • RAHILA BEGUM U
  • V.PADMAJOTHI

Keywords

-

Abstract

Error detection in memory applications was proposed to accelerate the majority logic decoding of difference set low density parity check codes. This is useful as majority logic decoding can be implemented serially with simple hardware but requires a large decoding time. For memory applications, this increases the memory access time. The method detects whether a word has errors in the first iterations of majority logic decoding, and when there are no errors the decoding ends without completing the rest of the iterations. Since most words in a memory will be error free, the average decoding time is greatly reduced. In this brief, the application of a similar technique to a class of Euclidean geometry low density parity check (EG-LDPC) codes that are one step majority logic decodable. The results obtained show that the method is also effective for EG-LDPC codes. Extensive simulation results are given to accurately estimate the probability of error detection for different code sizes and numbers of errors.

Article Type

Published

How To Cite

RAHILA BEGUM U, V.PADMAJOTHI. "EFFECIENT MAJORITY LOGIC FAULT DETECTOR/CORRECTOR USING EUCLIDEAN GEOMETRYUSING LOW DENSITY PARITY CHECK CODES".INTERNATIONAL JOURNAL OF ENGINEERING DEVELOPMENT AND RESEARCH ISSN:2321-9939, Vol.2, Issue 2, pp.1522-1527, URL :https://rjwave.org/ijedr/papers/IJEDR1402038.pdf

Issue

Volume 2 Issue 2 

Pages. 1522-1527

Article Preview