FPGA Based Vedic Multiplier
- Mayuri Parag Joshi
- K Nirmalakumari
- Deepali C Shimpi
FPGA, Multiplier, Vedic Mathematics
FIR filters, Microprocessors, DSP and communication application Multipliers are used. To carry higher order multiplication number of adders and compressor required are more to carry out partial product addition. As the need of high speed processor are increasing the need of low power high speed multiplier is also increasing. In this paper, a high performance, high throughput and area efficient architecture of a multiplier for the Field Programmable Gate Array (FPGAs) is proposed. The multiplier is design using vertical and crosswise structure of ancient Indian Vedic multiplier. As per the proposed architecture, for two 4-bit numbers; the multiplier and multiplicand, each are grouped as 2-bit numbers so that it decomposes into 2×2 multiplication modules. The coding is done in VHDL and the FPGA synthesis is done using Xilinx
Mayuri Parag Joshi, K Nirmalakumari, Deepali C Shimpi. "FPGA Based Vedic Multiplier".INTERNATIONAL JOURNAL OF ENGINEERING DEVELOPMENT AND RESEARCH ISSN:2321-9939, Vol.5, Issue 2, pp.1033-1037, URL :https://rjwave.org/ijedr/papers/IJEDR1702175.pdf
Volume 5 Issue 2
Pages. 1033-1037