Survey on Implementation of IEEE754 Floating Point Number Division using Vedic Techniques
IEEE 754, Vedic division.
Abstract-Usually the processor arithmetic unit processes arithmetic operations, in that divider design is more critical as it consumes more area and power compared to other arithmetic operations.Efficient and compact Divider design has always been a challenging task. IEEE 754 floating point representations are considered as a computer storage format.This paper presents different Vedic division techniques which can be implemented in IEEE 754 floating point division format and also to study and compare the effect of various critical parameters in terms of power consumption and area utilization against conventional approaches.Vedic methods proven to be encouraging since this allows an easy and efficient way of computing various arithmetic computations.
Rajani M, S Sridevi. "Survey on Implementation of IEEE754 Floating Point Number Division using Vedic Techniques".INTERNATIONAL JOURNAL OF ENGINEERING DEVELOPMENT AND RESEARCH ISSN:2321-9939, Vol.3, Issue 3, pp., URL :https://rjwave.org/ijedr/papers/IJEDR1503080.pdf