Paper Title

Low power explicit type pulse-triggered FF (P-FF) design at Minimum Transistor

Authors

  • Shashank Uniyal
  • Rajeev Kumar
  • Krishna Chandra
  • Vishal Ramola

Keywords

Flip Flop-Ep-DCO, CDFF, Static SDFF, MHLFF, Propagation Delay, Power Consumption Power Delay Product.

Abstract

The Flip flop circuit is one of the major component in VLSI Low power circuits. In this paper we modified (proposed) a Low power explicit type pulse triggered flip-flop (P-FF) design based on single feed through scheme. The modified design successfully solves the long discharging path problem in conventional flip flop designs to achieve better speed, power performance and avoids unnecessary Q_fdbk transistor. We also design 4-bit Shift Resistor using modified P-FF. The performance has been investigated using 90nm Technology at 1.8 voltage and evaluated by the comparison of the simulation result obtain from TSPICE.

Article Type

Published

How To Cite

Shashank Uniyal, Rajeev Kumar, Krishna Chandra, Vishal Ramola. "Low power explicit type pulse-triggered FF (P-FF) design at Minimum Transistor".INTERNATIONAL JOURNAL OF ENGINEERING DEVELOPMENT AND RESEARCH ISSN:2321-9939, Vol.3, Issue 2, pp.1420-1425, URL :https://rjwave.org/ijedr/papers/IJEDR1502231.pdf

Issue

Volume 3 Issue 2 

Pages. 1420-1425

Article Preview